https://doi.org/10.1145/3310273.3323399
Examining the Practical Side Channel Resilience of ARX-boxes

Yan Yan
University of Bristol
y.yan@bristol.ac.uk

Elisabeth Oswald
University of Bristol
Elisabeth.Oswald@bristol.ac.uk

ABSTRACT

Implementations of ARX ciphers are hoped to have some intrinsic side channel resilience owing to the specific choice of cipher components: modular addition (A), rotation (R) and exclusive-or (X). Previous work has contributed to this understanding by developing theory regarding the side channel resilience of components (pioneered by the early works of Prouff) as well as some more recent practical investigations by Biryukov et al. that focused on lightweight cipher constructions. We add to this work by specifically studying ARX-boxes both mathematically as well as practically. Our results show that previous works’ reliance on the simplistic assumption that intermediates independently leak (their Hamming weight) has led to the incorrect conclusion that the modular addition is necessarily the best target and that ARX constructions are therefore harder to attack in practice: we show that on an ARM M0, the best practical target is the exclusive or and attacks succeed with only tens of traces.

KEYWORDS

ARX, side channel, correlation attack

1 INTRODUCTION

Lightweight cipher constructions have drawn a lot of interest lately, due to the boom of IoT applications and the NIST effort with regards to lightweight ciphers. Among different approaches, the (long existing) ARX (modular addition, rotation, exclusive-or) paradigm is particularly interesting due to recent results that indicate a “potential intrinsic resilience” against an important class of side channel attacks:

*The software implementations of the three ARX designs we considered are characterized by a certain level of "intrinsic" resilience against CPA. ... These features make ARX constructions excellent candidates for the implementation of lightweight block ciphers for the IoT.* ([3], Conclusion)

One can argue that because the non-linear component in an ARX design is given by the addition modulo $2^n$, it does not need to be encoded as a table lookup. Therefore it is arguable that the ARX instructions should take constant time on most platforms. When considering cache timing attacks, the absence of tables is a distinctive advantage, as stated in [12] and [8].

However, could there be indeed, such as alluded to in [3], an intrinsic resilience against the power/EM attacks. Such intrinsic resilience is greatly appealing to IoT designers as many resource constrained devices cannot afford the overheads (additional randomness, memory) required by countermeasures against side channel attacks.

We examine and challenge the idea of “intrinsic resilience” by investigating mathematical properties of ARX-boxes as well as conducting further real world side channel experiments on an implementation on a typical target platform. Our results show that the mathematical properties of the modular addition coupled with the use of its within typical ARX designs can create additional obstacles for an adversary because of the existence of indistinguishable keys as well as the issue of enumeration size. However we do provide a generic strategy of configuring a divide-and-conquer attack that overcomes these problems.

Furthermore we find that our implementation of an attack directly on the RX part of an ARX-box is very effective in practice; in fact it is considerably more effective than any attack on the presumed “better” modular addition target (we use the word “better” according to [3]). This finding may be surprising at first but it can be rationalised by the leakage characteristics of the particular device that we are using: it “amplifies” data dependent leakages if the same or highly correlated data is manipulated in consecutive clock cycles. This result might be particularly concerning as it contradicts with those appear to hold generally (such as the conclusion in [3] that the modular addition is a “better” target than the rotation or exclusive-or). Such vulnerability could be easily overlooked in practice.

Our work is motivated by a representative IoT scenario where the application utilises an ARX cipher for a low cost solution, such as standardised by the recent ISO/IEC DIS 19823-22 that regulates the usage of SPECK[1] in RFID applications. We focus our experiments on the popular ARM Cortex-M architecture, specifically a NXP LPC1114F which is based on an ARM Cortex-M0 core. This architecture features frequently in the IoT market, such as in the NXP PN7462 family, Toshiba TMPM066FWUG and ST STM32F031F4, etc.

This paper is structured as follows. We introduce notation and background in Sect.2. Then we mathematically examine the existence of indistinguishable keys of modular addition in the context of ARX designs, reflect on single-bit DPA and formulate an efficient divide-and-conquer strategy for DPA in Sect.3. We conduct practical experiments using correlation as a distinguisher (in accordance with [3]) on the modular addition as well as the rotation/XOR components of an ARX design in Sect.5. We conclude in Sect.7.

1.1 Our Contributions

We consider this work as an extension to the existing literature in terms of a thorough study against the perceived “intrinsic side channel resilience” of ARX ciphers in a practical manner. In Sect. 3 we present the impact to side channel analysis induced by the mathematical properties of modular addition in ARX-Boxe. We also propose a “bit-overlapping” strategy to overcome the particular issue of explosive enumeration space in DPA-style attacks targeting the modular addition. In Section 4 we report a negative result of a standard correlation attack targeting the modular addition that supports the conclusion drawn by [3], that is, the modular...
We denote them as:

\[ x_i = \text{modular addition}, \text{logical rotation} \]

The notation \( \text{vantage of low memory consumption that naturally comes with} \)

\[ x \] is instantiated in our experiments. Our platform is an LPC1114FN28 (ARM Cortex-M0) configured to 12MHz hosted by a SCALE board [14]. All traces are collected on the full execution of 24 rounds of SPARX encryption on uniformly randomly generated plaintext. A 10ms interleave is inserted between each execution of encryption. The traces are measured by a Lecroy Wavepro 760Zi-A configured to 500 MS/s. The correlation analysis is performed on the raw traces without any preprocessing.

\section{Preliminaries}

\subsection{Notation}

The notation \([x]\) refers to the binary representation of an integer \(x\):

\[ x = \sum_{i=0}^{n-1} 2^i [x]_i, \text{ with } [x]_i \text{ denoting the } i\text{-th bit of } [x]. \]

We are mostly concerned with modular addition, logical rotation (abbreviate as rotation) and exclusive-or (XOR) operations over \(\mathbb{Z}_{2^n}\). We denote them as:

- \(x \ll y\): \((x + y) \mod 2^n\)
- \(x >> y\): Right rotate \(x\) by \(y\) bits.
- \(x << y\): Left rotate \(x\) by \(y\) bits which equates to \(x >> (n - y)\).
- \(x \oplus y\): Exclusive-or of \(x\) and \(y\).

The flip function \(F_i(x)\) returns \(x\) with the \(i\)-th bit flipped:

\[ F_i(x) = x \ll 2^i. \]

The one’s complement of \(x\) (all bits are flipped) is denoted by \(\bar{x}\):

\[ \bar{x} = x \oplus (2^n - 1) \]

\subsection{ARX Constructions: a generalised ARX Sbox}

The term "ARX cipher" refers to a family of ciphers that base their round function on the simple combination of modular addition(\(\oplus\)), rotation(\(\ll\)), and XOR(\(\oplus\)). The idea of combining these instructions as a round function has been suggested as early as 1987 in the block cipher FEAL\([16]\). The appeal of this construction is primarily that we can choose \(n\) equal to the word size of a processor. The fact that instructions for A, R, and X are typically available on small embedded devices further enables excellent performance both with respect to code size and energy consumption. This, plus the advantage of low memory consumption that naturally comes with the absence of look up tables, explains why the ARX paradigm has regained popularity in the context of resource constrained IoT scenarios. Recent examples for ARX constructions include Chacha20, a well studied stream cipher that has been included in RFC\([13]\), the SKEIN hash function\([6]\) which was a finalist of the SHA-3 competition, as well as the SPECK block cipher\([1]\) proposed by NSA. Here we specifically address the SPARX block cipher\([5]\) as it is the first instance that is provably secure against differential and linear cryptanalysis\([5]\) (justifying the security of ARX ciphers is far more difficult due to its lack of S-Box and only uses modular addition for non-linear layer\([4]\)).

The rotations, which are based on known constants, are necessary for the cryptanalytical resilience of ARX ciphers. For an adversary who uses side channels to gain additional information about intermediate variables, they can however be easily incorporated into the attack strategy and have no whatsoever impact. Hence in this paper we focus (without loss of generality) on a generalised ARX-box that omits the rotation. We thus are defining a generalised ARX-box as:

\[ s = S_{\alpha, \beta}(x, y) = (x \oplus \alpha) \ll (y \oplus \beta). \]  

In (1), the tuple \((x, y)\) consists of the known inputs, and the tuple \((\alpha, \beta)\) consists of the secret keys. All variables are in the field \(\mathbb{Z}_{2^n}\). Figure 1 presents the circuit that is equivalent to (1).

We argue 1 to be general because typical ARX-boxes can be reduced to this form (we provide two concrete examples in the following).

\begin{example}
In SPARX(Figure 2), the subkeys are first XOR-ed with two blocks of plaintext, then the left share is rotated, then the modular addition takes place. Denote the left and right half plaintext in Figure 2 as \(p_L\) and \(p_R\) and the subkeys as \(k_L\) and \(k_R\), the modular sum \(s\) is:

\[ s = ((p_L \oplus k_L) >> 7) \ll (p_R \oplus k_R) \]

\[ = ((p_L >> 7) \oplus (k_L >> 7)) \ll (p_R \oplus k_R) \]  

To reduce from (2) to (1), we simply define:

\[ \begin{align*}
  x &= p_L >> 7 \\
  \alpha &= k_L >> 7 \\
  y &= p_R \\
  \beta &= k_R
\end{align*} \]
Example 2.2. SKEIN combines the plaintext and key, denoted as $p$ and $k$, by directly adding them together. The modular sum is therefore:

$$s = p \oplus k$$

(4)

In this case, the generalise ARX-box is instantiated by setting:

$$\begin{cases} x = p \\ \alpha = 0 \\ y = 0 \\ \beta = k \end{cases}$$

2.3 Side Channel Attacks on ARX Ciphers

We briefly recall the assumptions and procedure of a non-profiled with more than two classes as outcomes, or a t-test for purely binary Testing\[10\]. In comparison, correlation attacks can use target intermediate $\nu$ of Means, Distance of Means and Generalised Maximum-Likelihood attack, in regards to different target intermediate $F$ functions.

There are several options in instantiating an attack, which are treated independently in a standard DPA style attack: $T = \{t^1, t^2, \ldots \}$ with known plaintexts $X = \{x^1, x^2, \ldots \}$ (the device uses a fixed known algorithm, and a fixed but unknown key that is comprised of subkeys $k^s$ that the attack extracts). For simplicity of notation we drop the superscript that indexes traces, and we refrain from introducing notation to index into individual points in traces.

Traces are assumed to be noisy (Gaussian additive noise $\varepsilon$) and have multiple points which are treated independently in a standard DPA style attack: $T = \{t^1 : t = M_D(F_k(x^i)) + \varepsilon^i\}$. Thus the adversary will apply to following procedure to each trace point independently.

The adversary selects a target intermediate $\nu = F_k(x)$ corresponding to some step $F$ that is executed during the cryptographic algorithm, and translates this to a leakage value using a predicted leakage model $L$ (e.g. $L$ is typically the Hamming weight or distance, or the value of a single bit of $\nu$). A divide-and-conquer strategy enables to extract information about a subkey using a Distinguisher $D$ suitable for the selected leakage model (e.g. correlation for models with more than two classes as outcomes, or a t-test for purely binary models). This is done by the adversary by computing a distinguishing score for each subkey candidate (the function $L$ is applied over all inputs in $X$ and assuming a specific value of $k$, to produce a set of hypothetical leakage values $L_k$): $D_k = D(T, L_k)$.

If all adversarial assumptions hold (in particular the leakage model $L$ is sufficiently close to the true device leakage) the correct key can be identified as the one with the highest distinguishing score.

Instantiation options. There are several options in instantiating an attack, in regards to different target intermediate $\nu$ (and hence target function $F$), different prediction model $L$ and different distinguisher $D$. The most commonly instantiated attacks are single bit DPA $[10]$ and Correlation Power Analysis (CPA)$[10]$. Single bit DPA targets a single bit intermediate $\nu$, e.g. a selected bit of an S-Box output, with identity function $L(\nu) = \nu$ as prediction. The commonly used distinguishers for single bit DPA include Difference of Means, Distance of Means and Generalised Maximum-Likelihood Testing$[10]$. In comparison, correlation attacks can use target intermediates $\nu$ of multiple bits, e.g. the full output of an S-Box, and the Hamming weight (HW) prediction of leakage $L(\nu) = HW(\nu)$ which has practically been proven effective in many cases $[10][18]$, together with the absolutes value of Pearson’s correlation coefficients as the distinguisher $D$.

Notably, the selection of target intermediate $\nu$ dominates the key enumeration space and hence the computational and space complexity in launching an attack. In case of our generalised ARX-box as in Figure 1, this implies that when selecting $\nu$ as all bits of the $n$-bit modular sum, the adversary is required to enumerate over a space size of $2^n$ for both $\alpha$ and $\beta$ which could be costly as $n$ increases. We provide more details of this subject later in Sect.3.3.

Effectiveness. The effectiveness of a DPA style attack is commonly evaluated by the number of traces required to recover the key. It is generally understood that completely linear targets such as the XOR and rotation operations are difficult to attack with DPA: attacks on such targets require many more traces than attacks on highly non-linear target functions, and even with very large numbers of leakages there remains some keys that cannot be distinguished from each other $[15]$. This statement is further supported by $[3]$ where the authors reported the difficulties of independent correlation attacks using HW predictions against the XOR and rotation instructions. The study $[3]$ quantified the difficulty of attacking different instructions utilised in ARX ciphers in terms of Pearson’s correlation with HW prediction on an AVR processor and concluded that even the most effective target, which is the only non-linear operation, i.e., modular addition, does not seem effective enough to mount a practical attack. The idea that attacking a XOR is necessarily more difficult than attacking a modular addition has been picked up independently also here:

... In this case (ARX), side-channel analysis is still possible but the XOR or modular addition selection functions are less efficient than for the S-box case. Moreover, it has been theoretically proven that the XOR selection function is less efficient that the modular addition operations. (Section 2.2, [2])

Attacking ARX. To date, there have been minimal successful side channel attacks on ARX ciphers under a similar setup. The most significant result to our knowledge is $[18]$, which demonstrated that it is possible to improve on straightforward DPA style attacks when targeting the modular addition in SKEIN $[6]$ on a 32 bit ARM Cortex-M3 processor. In $[18]$, the authors observed that the symmetrical structure of modular addition eventually results into a pair of correlation peaks; therefore the performance of an attack can be improved by testing pairs of correlations rather than a single correlation. However, attacks like $[18]$ requires one of the adders to be known to the adversary. It also faces the practical problem that the number of key hypotheses tested via the target function increases exponentially with the operand size. For example, in the case of a 32-bit modern processor such as an ARM M0, performing a DPA style attack requires the adversary to enumerate both 32-bit adders which has a space complexity of $2^{64}$. To solve this issue, $[18]$ assumes a stronger adversary that is capable of choosing the plaintext to be encrypted, in comparison to a classic DPA setting where the DPA adversary only passively collect traces. It has also been shown possible that straight forward DPA could succeed on 8
3 MATHEMATICAL EXPLORATION OF THE PROPERTIES OF MODULAR ADDITION AS A DPA TARGET

Considering the fact that modular addition is the only non-linear operation in an ARX-box, it is naturally the primary target for DPA attacks as explained by [3]. However, off-the-shelf DPA strategies turn out to be problematic because of the specific nature of modular addition as we now explain in detail.

3.1 Indistinguishable Keys

The first observation is that it is impossible to achieve a first order key recovery exploiting only the leakage of the modular sum, as explained by Proposition 3.1.

**Proposition 3.1.** Let \((\alpha, \beta)\) be the correct key for an ARX-box. There is always another key \((\alpha', \beta') \neq (\alpha, \beta)\), such that:

\[
\forall \langle x, y \rangle: S_{\alpha, \beta}(x, y) \equiv S_{\alpha', \beta'}(x, y) \pmod{2^n}
\]  

**Proof.** Let  
\[
\begin{align*}
\alpha' &= \mathcal{F}_{n-1}(\alpha) \\
\beta' &= \mathcal{F}_{n-1}(\beta)
\end{align*}
\]

For arbitrary \((x, y)\), it follows that

\[
\begin{align*}
S_{\alpha, \beta}(x, y) &= (x \oplus \alpha) \oplus (y \oplus \beta) \\
S_{\alpha', \beta'}(x, y) &= (x \oplus \alpha') \oplus (y \oplus \beta')
\end{align*}
\]

Note that \((x \oplus \alpha)\) and \((x \oplus \alpha')\) only differ at the MSB, and the same applies to \((y \oplus \beta)\) and \((y \oplus \beta')\). Hence:

\[
\begin{align*}
(x \oplus \alpha) &= (x \oplus \alpha') \pm 2^{n-1} \\
(y \oplus \beta) &= (y \oplus \beta') \pm 2^{n-1}
\end{align*}
\]

Therefore:

\[
S_{\alpha, \beta}(x, y) = S_{\alpha', \beta'}(x, y) \equiv \pm 2^{n-1} \pmod{2^n}
\]

Note that:

\[
-2^n \equiv 0 \pmod{2^n}
\]

Therefore:

\[
S_{\alpha, \beta}(x, y) \equiv S_{\alpha', \beta'}(x, y) \pmod{2^n}
\]

Proposition 3.1 implies that for a correct key \((\alpha, \beta)\), an incorrect key \((\alpha', \beta')\) always results in identical modular sums and consequently identical leakage distributions; therefore they cannot be distinguished from each other in any DPA style attack.

3.2 Ineffective Single Bit DPA

Our next observation is that single bit DPA is ineffective against modular addition. Observe that the \(i\)-bit of the modular sum \([s]_i\) can be represented as:

\[
[s]_i = ([x]_i \oplus [\alpha]_i) \oplus ([y]_i \oplus [\beta]_i) + c_i = [x]_i \oplus [\alpha]_i \oplus [y]_i \oplus [\beta]_i \oplus c_i
\]

where \(c_i\) denotes the carry bit from adding the previous bits and specifically \(c_0 = 0\). (12) implies that single bit key guesses \([\alpha]_i, [\beta]_i\) and \([\alpha']_i, [\beta']_i\) are equivalent and thus cannot be distinguished from each other in a DPA attack. Consequently, applying a single bit DPA on each bit of \(s\) only recovers \(\alpha \oplus \beta\) and thus only reduces the key space from \(2^{2n}\) to \(2^n\), which might still be costly in practice.

3.3 The Enumeration Space and Divide-and-Conquer

When single bit DPA is not viable as we explained in Sect. 3.2, an adversary has to attack multiple bits simultaneously. Recall that determining \(s\) requires the adversary to enumerate both \(\alpha\) and \(\beta\) simultaneously, which for \(n\)-bit operands quickly becomes very costly (e.g. consider SPARX [5] its 16 bit operands implies \(2^{32}\) keys need to be enumerated).

Alternatively, a general solution to reduce the key enumeration space is a divide-and-conquer strategy that recovers \((\alpha, \beta)\) chunk-wise. Denote by \(s_c, \alpha_c, \beta_c, x_c, y_c\) the \(l\)-bits chunks starting from the \(i\)-th bit of \(s, \alpha, \beta, x, y\) respectively and their corresponding previous bits as \(s_p, \alpha_p, \beta_p, x_p\) and \(y_p\). Observe that:

\[
s_c = (s_c \oplus a_c) \oplus (y_c \oplus \beta_c) \oplus c_i
\]

(13) where \(c_i\), the carry bit from adding the previous bits, can be expressed as:

\[
c_i = \begin{cases} 
0 & \text{if } (x_p \oplus a_p) + (y_p \oplus \beta_p) < 2^l \\
1 & \text{otherwise}
\end{cases}
\]

and specifically \(c_0 = 0\). (13) indeed suggests a naive approach of divide-and-conquer by recursively recovering the key bits from LSB to MSB. However, it can be easily shown that Proposition 3.1 also applies in this case. Therefore, in such a straightforward divide-and-conquer approach, all equivalent keys recovered in each chunk will have to be carried over into the next chunk, resulting in a key space that exponentially explodes with the number of chunks for each iteration.

Reviewing Proposition 3.1, we notice that the equivalent keys only differ at their MSBs; thus, attacking each chunk indeed recovers the unique lower \(l - 1\) bits of \((\alpha_c, \beta_c)\). Exploiting this feature, by dropping the MSBs of \((\alpha_c, \beta_c)\) and overlapping them with the LSBs of the next chunk, one can avoid equivalent keys and uniquely recover the lower order of \(l - 1\) bits \((\alpha_c, \beta_c)\), except for the last chunk where there is no next chunk to be overlapped. Applying this overlapping method, we can reduce the resulting key space in a divide-and-conquer attack to 2.
Simulation. We first applied the attack on traces simulated as the HW of s with additive Gaussian noise at an SNR setting of \(2^1\). The attack successfully recovered the key using 500 traces as we show in Figure 3a. The indistinguishable key was also observed as expected by Proposition 3.1. In addition, the simulated traces are showing multiple significant correlations on several incorrect key candidates. This can be explained by the weakly non-linear nature of modular addition. In general, consider a simplified modular addition

\[ x \oplus k = z \]

Flipping the higher bits of \(k\) leaves the lower order bits of the sum \(z\) unchanged. For instance, in an extreme case, flipping the MSB of \(k\) (or \(x\)) is a linear operation, because:

\[ k' = k \oplus 2^n - 1 \Rightarrow (x \oplus k) \oplus (x \oplus k') = 2^n - 1 \]

that is, only the MSB of \(z\) is flipped in response.

In terms of DPA attacks, this implies that, given a set of plaintexts and a number of key guesses including \(k'\) as just described, the intermediate values related to the sum \(z\) are identical in most bits. Consequently, for typical linear leakage models, their resulting hypothetical leakages will be very close, lowering the difference in correlation between the correct key guess and "similar" incorrect key guesses.

The observation is then supported by our further simulations with SNR decreased to \(2^{-3}\). The attack failed with the same amount of traces, as showed in Figure 3b. Even though the correct key(s) still showed a significant correlation, an incorrect key candidate(s) showed an even higher correlation. Comparing Figure 3a to Figure 3b, we can see the difference in correlation between the correct key and the best among the others decreased significantly as we anticipated.

Real attack. We carried the same experiments out using real traces collected on the ARM Cortex-M0 executing SPARX-64/128 with the reference C implementation [17]. The SNR of this device, estimated by the method proposed in [9], is 2.823 for all 16 bits of \(s\) and 0.043 for the 4 targeted bits. Using sample sets of 2000 traces, certain points on the traces were found significantly correlating to our prediction of leakage under the correct key guess. Yet, the attacks failed due to incorrect keys are yielding at even higher correlations, reflecting the results in the above simulations.

Figure 3: Correlations for SPARX modular addition using 500 simulated traces. Difference in correlation between the correct key guess and the best among the others showed in dash line.

To further investigate the impact of the number of traces to the attack, we extracted the time points with the highest correlation to the correct key. We plotted the evolution of correlations (taking the average of 20 repeated experiments) of all key candidates in Figure 4. It suggests that the correlations indeed stabilise within a few hundred of traces; and hence more traces will not make the attack successful.

From a practical aspect, the mismatch between the device leakage model and the used HW model as the adversarial power model could be another potential cause for the failure of the attack. However, in a non-profiling scenario, the adversary is unable to acquire an accurate prediction model for the correlation attack and thus has to rely on a classic model, typically the HW, which we have shown to be ineffective in our experiments. Therefore we consider our results so far as evidence of the claimed “intrinsic resilience” of ARX ciphers stated in [3].

5 CORRELATION ATTACKS AGAINST ROTATION AND XOR

We further extended our experiments to the assumed to be more "difficult" targets in ARX-boxes described in [3], which are the linear operations (XOR and rotation). For a fair comparison with the experiments in Sect.4 in terms of key space, we selected the target intermediate to be the 8 lower-order bits of \((x \oplus a)\) of SPARX. Note that rotation has no effect in changing the HW of the operand; hence XOR and rotation share the same predicted leakage in the HW model.

Figure 4: Evolution of correlations targeting addition

Figure 5: Correlation attack against XOR and rotation on real traces
The correlation attack is again implemented with HW predictions and applied to the same real traces collected during the experiments of Sect.4. To our initial surprise, the result contradicts those reported by [3]. The key was successfully recovered with a low number of traces (Figure 5). The symmetry in Figure 5a is due to the fact that:

\[
HW(\hat{x} \oplus a) = HW(\overline{\hat{x} \oplus a}) = n - HW(x \oplus a)
\]

where \(n = 8\) is the size of the target intermediate in bits. (15) implies that complemented keys \(a\) and \(\bar{a}\) result in HW leakage predictions complemented modulo \(n\) and thus the same absolute value of correlation. We also present the evolution of correlations (taken over 20 repeat experiments) at point of highest correlation value of correlation. We also present the evolution of correlations over different number of traces in Figure 5b. The result suggests that the correlation of the correct key reaches a clear distinction against others for only tens of traces on this device.

What is then the reason that this practical result seemingly contradicts the existing theory? We argue that an explanation can be found when challenging an (unexamined) assumption in previous work. This assumption is omnipresent both in theoretical papers like [15] as well in practical results [3]: it is the assumption that devices leak the Hamming weight of just one operand irrespective of the previous (or next) data to be processed. The device which we are using, a completely standard ARM M0, by large fits this leakage model. A very detailed exploration of its leakage characteristics was recently published as a (side result) in [11]. Their work derived not only instruction-level leakage models, but it also hinted towards a "signal amplification" effect. This effect occurs when consecutive instructions operate on the data: latter instructions exhibit a considerably stronger signal than earlier instructions (on the same data). Because of this effect, the attack on the exclusive-or gains a significantly better signal-to-noise ratio, and therefore does perform much better in practice than the attack on the modular addition.

To check if our suspicion was correct, we examined the code that implements the ARX-box in our experiments, see Figure 6a (this is the SPARX reference implementation). Since rotation is not supported in standard C, it is naturally implemented as a combination of arithmetic shift and OR operations as in the macro ROTL of Figure 6a. When compiled with ARM toolchain arm-none-eabi 6.3.1, it is translated into the following assembly\(^1\) (Figure 6b). We specifically marked the operands that are potentially leaking our intended leakage \(HW(x \oplus a)\) in Figure 6b. Clearly consecutive instructions are indeed invoking operands containing the targeted leakage; therefore the signal amplification occurs when this code is executed, making the instructions very vulnerable against a DPA attack. Note that the native rotation instructions cannot be directly invoked to implement the ARX-box when the word sizes are not matched, for example in this case where M0 has only the 32bits ROR instruction whilst SPARX requires 16bits rotations. To handle this, software implementations inevitably need to pad the register before rotation. The padding again results into consecutive instructions over the same operands; thus produces an amplified leakage consequently.

\(^1\)The functions and macros are inlined by the compiler.

\[
\begin{align*}
&\text{static void A(uint16_t * l, uint16_t * r)} \quad \{ \\
&\hspace{1em} (*l) = \text{ROTLL}((*l), 9); \quad (*l) += (*r); \quad (*r) = \text{ROTLL}((*r), 2); \quad (*r) ^= (*l); \\
&\text{\} } \\
&\text{static void sparx_encrypt(uint16_t * x,} \quad \text{\)} \\
&\hspace{1em} \text{uint16_t k[]}[2 * \text{ROUNDS_PER_STEPS}] \quad \{ \\
&\hspace{2em} \text{//Unrelated code omitted.} \\
&\hspace{2em} \text{//Key XOR.} \\
&\hspace{3em} x[2 * b] ^= \text{k[N_ BRANCHES * s + b][2 * r]}; \quad x[2 * b + 1] ^= \text{k[N_ BRANCHES * s + b][2 * r + 1]}; \\
&\hspace{3em} \text{//Rotation and Addition.} \\
&\hspace{4em} A(x + 2 * b, x + 2 * b + 1); \\
&\text{\}) \\
&\text{(a) Reference C implementation of SPARX [17]} \\
&\text{@Key XOR} \\
&\text{eors \quad r1, r2} \\
&\text{@Rotation} \\
&\text{lsrs \quad r2, r1, \#7} \\
&\text{lsls \quad r1, r1, \#9} \\
&\text{orr \quad r1, r2} \\
&\text{@Modular addition} \\
&\text{adds \quad r1, r0, r2} \\
&\text{(b) Assembly of SPARX ARX-box. Operands with potential leakage}\quad \text{HW}(x \oplus a)\text{marked in}\quad \text{bold underline}
\end{align*}
\]

Figure 6: Code fragments of reference SPARX implementation

6 COMPARING EXPERIMENTS ON M3

For comparison, we further conducted the same experiments on a different ARM Cortex-M3 platform instantiated by NXP LPC1313F, using the same reference C implementation shown in Figure 6a. Similar results were observed as we show in Figure 7. The correlation attack targeting the RX part succeeded within tens of traces, whereas for addition it failed with up to 20000 traces due to false positives on other key candidates, as shown in Figure 7a and Figure 7b respectively.

The relevant assemblies (Figure 8) changed as we switched the platform from M0 to M3\(^2\). Similar to Figure 6b, the 16bits rotation on a 32bits platform was again implemented as consecutive instructions manipulating the same operands with potentially the same leakage.
leakage $HW(x \oplus \alpha)$. Further more, due to key addition being done by the outer function, an additional load instruction (ldrh) was performed beforehand which we expect to further amplifies the leakage, as memory instructions are reportedly more vulnerable against correlation attacks according to [3] and [11]. On the other hand, even though the modular sum has been additionally written back into the memory by a store instruction (strh), the leakage was not yet enough to recover the correct key in a straightforward correlation attack.

7 SUMMARY

This work examines the intuition that ARX ciphers have intrinsic resilience against side channel attacks because of the absence of strong S-Boxes.

We first show and discuss that an adversary targeting the “stronger” modular addition must deal with the issues of indistinguishable keys and enumeration size. However we provide a mitigation by utilising a bit-overlapping trick, which we proposed. We furthermore ran attacks (simulated and real using a very popular ARM M0 architecture) on the modular addition which show that results from previous work apply also to the settings that we chose.

However we did not stop there and also investigated attacks on the XOR and rotation operations. Despite the fact that these operations are linear and thus are generally considered “bad” targets in side channel attacks, we found they could be easily broken in a straightforward correlation attack on real traces. In fact they were “better” targets than the modular addition. Investigating the source code suggested that the vulnerability is most likely caused by a signal amplification effect that is typical for our target platforms.

This shows that previous work, which is based on the assumption that devices purely leak the Hamming weight of an intermediate value, is already too simplistic for platforms such as an M0 or an M3. Therefore seemingly device independent conclusions (such as that the modular addition is a better target than an exclusive or) have to be treated with a degree of scepticism.

In conclusion, we argue that the “intrinsic resilience against side channel attacks” of ARX ciphers should not be taken for granted and implementing robust countermeasures is a must.

8 ACKNOWLEDGEMENTS AND DISCLAIMER

This work was in part supported by EPSRC via grant EP/N011635/1 (LADA). No research data was created for this paper.

REFERENCES


