
Peer reviewed version

Link to published version (if available):
10.1109/ISCAS.2000.856172

Link to publication record in Explore Bristol Research
PDF-document

University of Bristol - Explore Bristol Research
General rights

This document is made available in accordance with publisher policies. Please cite only the published version using the reference above. Full terms of use are available: http://www.bristol.ac.uk/red/research-policy/pure/user-guides/ebr-terms/
SNDR Sensitivity Analysis for Cascaded \(\Sigma\Delta\) Modulators

James Morizio, Michael Hoke, Taskin Kocak, Clark Geddie, Chris Hughes, John Perry, Srinadh Madhavapeddi, Michael Hood, Ward Huffman

Mitsubishi Electronics America - Electronic Device Group, Durham, NC 27704

Takashi Okuda, Hiroshi Noda, Yasuo Morimoto, Toshio Kumamoto, Masahiko Ishiwaki, Harufusa Kondoh, Masao Nakaya, Takahiro Miki

Mitsubishi Electric Corporation - System LSI Division, Hyogo 664-8641 Japan

Abstract

Cascade, single and multi-bit, \(\Sigma\Delta\) architectures provide stable, high order quantization noise shaping used in high resolution A/D conversion. One major disadvantage of cascaded \(\Sigma\Delta\) topologies is the extreme SNDR sensitivity to gain mismatch between the analog modulator and the digital error correction logic. This paper will investigate this SNDR sensitivity phenomenon for a 6th order, 1-bit quantizer and 4th order, 5-bit quantizer cascaded \(\Sigma\Delta\) A/D system. Circuit parameters of the switched capacitor integrator such as amplifier open loop gain, integrator gain, and amplifier offsets and layout parasitics will be characterized.

1. Introduction

Cascaded \(\Sigma\Delta\) modulators achieve stable, higher order noise shaping with reduced oversampling rates\cite{1,2}. These modulator topologies consist of a series of lower order modulators, each with its own quantizer. The quantizer input of each loop is fed to the next stage, where the quantization noise of the previous stage is corrected. At the final output, only the quantization error of the last stage exist, thus resulting in high order noise shaping. An digital error correction stage combines all quantizer outputs to produce the intended, oversampled digitized output. Integrator gain matching requirements between the error correction and cascaded modulators become a problem. In practical implementations, increasing the resolution of the multi-bit quantizer reduces the second-stage quantization error and increases the sensitivity to uncancelled quantization error from the first stage \cite{5}. A cascaded, 4th order modulator with 5-bit quantization and a 6th order, 1-bit quantizer is described in sections 1.1 and 1.2 respectively.

1.1 4th order 5-bit Analog Modulator

The 4th order modulator shown in Figure 1 consists of two cascaded second order stages which include a 1-bit and 5-bit quantizer respectively. This will result in 4th order noise shaping with 5-bit quantization\cite{3}. The error correction stage will combine the 1-bit digital output from the first stage with 5-bit and 1-bit digital outputs from the second stage, to yield an output comprised of the input signal plus a fourth order error term.
1.2 6th order 1-bit Analog Modulator

The 6th order modulator consists of three cascaded second order stages as shown in Figure 2. This cascaded topology was chosen to take advantage of both the stability provided by its lower order sections and the 6th order noise shaping of the overall system. The 1-bit digital outputs of each of the three stages are combined and digitally filtered to yield an output comprised of the input signal plus a 6th order noise error term.

The 6th order modulator structure is very similar to the 4th order structure shown in Figure 1. Likewise, the error correction filters in the 6th order system have the same transfer functions as their counterparts in the 4th order system with the exception of \( H_1(z) \) and \( H_3(z) \), which are modified as follows:

\[
H_1(z) = k^2 (A_1 A_2) z^{-4} (1 - k (1 - z^{-1})^2) \quad \text{Eq: 7}
\]

\[
H_3(z) = k A_1 A_2 z^{-2} (1 - k (1 - z^{-1})^2) \quad \text{Eq: 8}
\]

The 6th order system transfer function for \( Y(z) \) is below:

\[
Y(z) = k^3 (X(z) (A_1 A_2)^3 z^{-6} + \frac{e_t}{C_1 C_2} (1 - z^{-1})^6) \quad \text{Eq: 9}
\]

Notice the desired 6th order noise shaping term for the 1 bit A/D quantization noise error, \( e_t \). Following the error correction logic is a cascaded decimator section which includes a Sinc' filter and a 24 tap FIR filter. Simulated ideal SNDR plots versus input amplitude for the ADC systems are shown in Figure 3.

2. Ideal Switch Capacitor Integrator

Switched capacitor ΣΔ analog modulators use discrete time integrators to perform the integration of signal error required for noise shaping. The ideal integrator analysis is an linear model response is described this section[5].

The three key circuit components of the discrete time integrators are the electrical switches, gain capacitors and the operational transconductance amplifier(OTA). An ideal switch capacitor integrator system is shown below:

\[
\text{Fig. 4: Switch Capacitor Ideal Integrator}
\]

The linear model used in Matlab simulation is shown in Figure 5 representing the switch capacitor discrete time system.

\[
\text{Fig. 5: Ideal Integrator Model}
\]

The integrator transfer function in Equation 1 is represent by equation 10 and is shown below:

\[
H_{ideal}(z) = \frac{z^{-1}}{2(1 - z^{-1})} \quad \text{Eq: 10}
\]

This z domain transfer function contains a pole exactly at the unit circle, simple zero at zero which is represented as a unit clock delay, and a dc gain term of a half[6].

3. Leaky Integrator Analysis

A discrete time integrator that contains a pole other than at the unit circle becomes an FIR filter rather than integrator. Passive parasitics around the circuit integrator and non ideal circuit parameters of the OTA also make the ideal transfer function non ideal. Hence, the name leaky integrator[7]. When we add the parasitics of wire capacitors to the common centroid layout, source
drain capacitors of the switches and input and output capacitances of the OTA, our integrator model is shown in Figure 6:

![Figure 6: Switch Capacitor Leaky Integrator](image)

Using conservation of charge derivations in the time domain, system variables gain error ($\alpha$), parasitic errors ($\gamma$, $\eta$), and offset error ($\rho$) can be derived as functions $C_s$, $C_d$, $C_g$, $C_p$, and $C_o$. Also, $S_1$ and $S_3$ are out of phase clocks with respect to $S_2$ and $S_4$. These system variables for the leaky integrator are now shown below in Equations 11-14:

$$\eta = 1 + \frac{C_s + C_d}{C_2(1 + A)} \quad \text{Eq: 11}$$

$$\gamma = \left(1 + \frac{C_1 + C_s + C_g + C_d}{C_2(1 + A)}\right)^{-1} \quad \text{Eq: 12}$$

$$\alpha = \frac{C_1}{C_2} \left(\frac{A}{1 + A}\right) \quad \text{Eq: 13}$$

$$\rho = \frac{C_1}{C_2} \left(\frac{A}{1 + A}\right) \left(1 + \frac{C_s}{C_1}\right) \quad \text{Eq: 14}$$

The linear model for the Leaky Integrator is shown below:

![Figure 7: Leaky Integrator Parasitic Model](image)

$$H_{\text{Leaky}}(z) = \frac{z^{-1}(\alpha + 2\rho z^{-1})}{2(1 - \gamma z^{-1})} \quad \text{Eq: 15}$$

The $\gamma$ and $\eta$ feedforward and feedback parameters set the pole and zero of the switch capacitor integrator. Note $\eta > 1$ and $\gamma < 1$. The $\alpha$ parameter is considered the gain error of the switch capacitor integrator.[8,9] The $\rho$ parameter is analogous to a filtered dc offset. If this dc offset resides in the range of the OTA, it should not create a problem with respect to SNDR, only the input range. Thus, a sensitivity analysis with respect to the $\rho$ parameter is not performed. In addition, all ADC gain parameters - namely $A_{11}$ through $A_{33}, C_1, C_2$ - were set to 0.5 so that a unit capacitor based centroid capacitor layout could be used. Thus, the ratio of $C_2/C_1 = 0.5$. A folded cascode integrator with slew rate of 475 V/\mu s, Bandwidth of 1 GHz and dc Gain of 58 dB was designed, For this layout, $C_2 = 2.64$ pF, $C_1 = 1.32$ pF, $C_o = 8$ pF, $C_g = 3.2$ pF, $C_p = 0.01$ pF, $C_s = C_d = 0.4$ pF. Thus, $\eta = 1.00$, $\gamma = 0.99$ and $\alpha = 0.5$ and $\rho = 0.65$. These system parameters were simulated in Matlab for 4th and 6th order systems and results are below:

![Figure 8: SNDR Sensitivity for 6th order](image)
4. Evaluation Results

The table below shows SNDR sensitivity with respect to system parameters for -6 dB and -12 dB attenuation in peak SNDR. Note values are entered as 

<table>
<thead>
<tr>
<th>6th Order, 1-Bit</th>
<th>OSR</th>
</tr>
</thead>
<tbody>
<tr>
<td>System Parameters</td>
<td>8</td>
</tr>
<tr>
<td>% α (Gain Error)</td>
<td>3</td>
</tr>
<tr>
<td>% γ (Parasitic Error)</td>
<td>4</td>
</tr>
<tr>
<td>% η (Parasitic Error)</td>
<td>5</td>
</tr>
<tr>
<td>A (OTA dc Gain)</td>
<td>1</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>4th Order, 5-Bit</th>
<th>OSR</th>
</tr>
</thead>
<tbody>
<tr>
<td>System Parameters</td>
<td>8</td>
</tr>
<tr>
<td>% α (Gain Error)</td>
<td>1</td>
</tr>
<tr>
<td>% γ (Parasitic Error)</td>
<td>4</td>
</tr>
<tr>
<td>% η (Parasitic Error)</td>
<td>4</td>
</tr>
<tr>
<td>A (OTA dc Gain)</td>
<td>2</td>
</tr>
</tbody>
</table>

Table 1. -6dB | -12dB SNDR Sensitivity

5. Conclusion

In this paper we investigated the SNDR sensitivity phenomenon for a 6th order, 1-bit quantizer and a 4th order, 5-bit quantizer cascaded ΣΔ A/D system. Circuit parameters of the switched capacitor integrators such as amplifier open loop gain, integrator gain, and amplifier offsets and layout parasitics were quantified. Simulations data was presented and quantified to show % dependencies for that particular parameter.

6. References